Part Number Hot Search : 
IRF132 596AC MAX1667 HMC128G8 M71C4 C2562 820000 M38197
Product Description
Full Text Search
 

To Download NCP1855 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  ? semiconductor components industries, llc, 2014 august, 2014 ? rev. p1 1 publication order number: NCP1855/d NCP1855 product preview 9 v / 2.5 a, 12 v / 2 a, fully integrated li-ion switching battery charger with power path management and usb on-the-go support the NCP1855 is a fully programmable single cell lithium-ion switching battery charger optimized for charging from a usb compliant input supply and ac adaptor power source. the device integrates a synchronous pwm controller, power mosfets, and the entire charge cycle monitoring in cluding safety features under software supervisibon. an optional battery fet can be placed between the system and the battery in order to isolate and supply the system. the NCP1855 junction temperature is monitored during charge cycle and both current and voltage can be modified accordingly through i 2 c setting. the charger activity and status are reported through a dedicated pin to the system. the input pin is protected against overvoltages. the NCP1855 also provides usb otg support by boosting the battery voltage as well as providing overvoltage protected power supply for usb transceiver. features ? 2.5 a buck converter with integrated pass devices ? input current limiting to comply to usb standard ? automatic charge current for ac adaptor charging ? high accuracy voltage and current regulation ? input overvoltage protection up to +28 v ? factory mode ? 1000 ma boosted supply for usb otg peripherals ? reverse leakage protection prevents battery discharge ? protected usb transceiver supply switch ? dynamic power path with optional battery fet ? silicon temperature supervision for optimized charge cycle ? safety timers ? flag output for charge status and interrupts ? i 2 c control bus up to 3.4 mhz ? small footprint 2.2 x 2.55 mm csp package ? these devices are pb?free and are rohs compliant typical applications ? smart phone ? handheld devices ? tablets ? pdas this document contains information on a product under development. on semiconductor reserves the right to change or discontinue this product without notice. marking diagram http://onsemi.com see detailed ordering and shipping information in the package dimensions section on page 25 of this data sheet. ordering information 25 bump flip?chip case 499bn 1855 = specific device code a = assembly location y = year ww = work week  = pb?free package 1855 ayww 
NCP1855 http://onsemi.com 2 figure 1. typical application circuit in flag scl sda spm trans cap bat fet weak sensn sensp cboot sw usb phy ilim1 agnd pgnd otg + NCP1855 core system vbus d+ d? id gnd 10 nf ilim2 ftry q bat (*) c out 22  f c boot 33 m  l x 2.2  h r sns 4.7  f 2.2  f c core c cap 1  f c in 0.1  f c trs * optional battery fet. pin connections figure 2. package outline csp (top view) cboot e trans core weak bat pgnd pgnd sensp sensn fet d sw sw agnd ilim1 ftry c cap cap otg ilim2 flag b in in spm sda scl a 12345
NCP1855 http://onsemi.com 3 table 1. pin function description pin name type description a1 in power battery charger input. these two pins must be decoupled by at least 1  f capacitor and connected together. a2 in power a3 spm digital input system power monitor input. a4 sda digital bidirectional i 2 c data line a5 scl digital input i 2 c clock line b1 cap power cap pin is the intermediate power supply input for all internal circuitry. bypass with at least 4.7  f capacitor. must be tied together. b2 cap power b3 otg digital input enables otg boost mode. otg = 0, the boost is powered off otg = 1 turns boost converter on b4 ilim2 digital input automatic charge current / input current limiter level selection (can be defeated by i 2 c). b5 flag open drain output charging state active low. this is an open drain pin that can either drive a status led or connect to interrupt pin of the system. c1 sw analog output connection from power mosfet to the inductor. these pins must be connected together. c2 sw analog output c3 agnd analog ground analog ground / reference. this pin should be connected to the ground plane and must be connected together. c4 ilim1 digital input input current limiter level selection (can be defeated by i 2 c). c5 ftry digital input factory mode pin. refer to section ?factory mode and no battery operation?. internally pulled up to core pin. d1 pgnd power gnd power ground. these pins should be connected to the ground plane and must be connected together. d2 pgnd power gnd d3 sensp analog input current sense input. this pin is the positive current sense input. it should be connected to the r sense resistor positive terminal. d4 sensn analog input current sense input. this pin is the negative current sense input. it should be connected to the r sense resistor negative terminal. this pin is also voltage sense input of the volt- age regulation loop when the fet is present and open. d5 fet analog output battery fet driver output. when not used, this pin must be directly tied to ground. e1 cboot analog in/out floating bootstrap connection. a 10 nf capacitor must be connected between cboot and sw. e2 trans analog output output supply to usb transceiver. this pin can source a maximum of 50 ma to the external usb phy or any other ic that needs +5 v usb. this pin is overvoltage protected and will never be higher than 5.5 v. this pin should be bypassed by a 100 nf ceramic capacitor. e3 core analog output 5 v reference voltage of the ic. this pin should be bypassed by a 2.2  f capacitor. no load must be connected to this pin. e4 weak analog output weak battery charging current source input. e5 bat analog input battery connection
NCP1855 http://onsemi.com 4 table 2. maximum ratings rating symbol value unit in (note 1) v in ?0.3 to +28 v cap (note 1) v cap ?0.3 to +28 v power balls: sw, cboot (note 1) v pwr ?0.3 to +24 v in pin with respect to vcap v in_cap ?0.3 to +7.0 v sw with respect to sw v sw_cap ?0.3 to +7.0 v sense/control balls: sensp, sensn, vbat, fet, trans, core, flag, intb and weak. (note 1) v ctrl ?0.3 to +7.0 v digital input: scl, sda, spm, otg, ilim, ftry (note 1) input voltage input current v dg i dg ?0.3 to +7.0 v 20 v ma storage temperature range t stg ?65 to +150 c maximum junction temperature (note 4) t j ?40 to +tsd c moisture sensitivity (note 5) msl level 1 stresses exceeding those listed in the maximum ratings table may damage the device. if any of these limits are exceeded, device function ality should not be assumed, damage may occur and reliability may be affected. table 3. operating conditions symbol parameter conditions min typ max unit v in operational power supply 3.6 v inov v v dg digital input voltage level 0 5.5 v t a ambient temperature range ?40 25 +85 c i sink flag sink current 10 ma c in decoupling input capacitor 1  f c cap decoupling switcher capacitor 4.7  f c core decoupling core supply capacitor 2.2  f c out decoupling system capacitor 22  f l x switcher inductor 2.2  h r sns current sense resistor 33 m  r  ja thermal resistance junction to air (notes 4 and 6) 70 c/w t j junction temperature range ?40 25 +125 c functional operation above the stresses listed in the recommended operating ranges is not implied. extended exposure to stresse s beyond the recommended operating ranges limits may affect device reliability. 1. with respect to pgnd. according to jedec standard jesd22?a108. 2. this device series contains esd protection and passes the following tests: human body model (hbm) 2.0 kv per jedec standard: jesd22?a114 for all pins. machine model (mm) 200 v per jedec standard: jesd22?a115 for all pins. 3. latch up current maximum rating: 100 ma or per 10 ma jedec standard: jesd78 class ii. 4. a thermal shutdown protection avoids irreversible damage on the device due to power dissipation. see electrical characteristi cs. 5. moisture sensitivity level (msl): 1 per ipc/jedec standard: j?std?020. 6. the r  ja is dependent on the pcb heat dissipation. board used to drive this data was a 2s2p jedec pcb standard.
NCP1855 http://onsemi.com 5 table 4. electrical characteristics min & max limits apply for t a between ?40 c to +85 c and t j up to +125 c for v in between 3.9 v to 7 v (unless otherwise noted). typical values are referenced to t a = + 25 c and v in = 5 v (unless otherwise noted). symbol parameter conditions min typ max unit input voltage v indet valid input detection threshold v in rising 3.8 3.85 3.9 v v in falling 3.55 3.6 3.65 v v busuv usb under voltage detection v in falling 4.3 4.4 4.5 v hysteresis 50 100 150 mv v busov usb over voltage detection v in rising 5.55 5.65 5.75 v hysteresis 25 75 125 mv v inov valid input high threshold v in rising 15.5 15.75 16 v hysteresis 125 375 600 mv input current limiting i inlim input current limit v in = 5 v maximum current range 100 2000 ma default value 70 85 100 ma accuracy from 500 ma to 2000 ma ?15 0 % i 2 c programmable granularity (from 500 ma to 2000 ma) 100 ma input supply current i q_sw vbus supply current no load, charger active state 15 ma i off charger not active 500  a charger detection v chgdet charger detection threshold voltage v in ? v sensn , v in rising 50 110 180 mv v in ? v sensn , v in falling 20 30 50 mv reverse blocking current i leak v bat leakage current battery leakage, v bat = 4.2 v, v in = 0 v, sda = scl = 0 v 5  a r rbfet input rbfet on resistance (q1) charger active state, measured between in and cap, v in = 5 v ? 45 75 m  battery and system voltage regulation v chg output voltage range programmable by i 2 c 3.3 4.5 v default value 3.6 v voltage regulation accuracy constant voltage mode, t a = 25 c ?0.5 0.5 % ?1 1 % i 2 c programmable granularity 25 mv battery voltage threshold v safe safe charge threshold voltage v bat rising 2.1 2.15 2.2 v v pre conditioning charge threshold voltage v bat rising 2.75 2.8 2.85 v v fet end of weak charge threshold voltage v bat rising voltage range 3.1 3.6 v default value 3.4 accuracy ?2 2 % i 2 c programmable granularity 100 mv v rechg recharge threshold voltage relative to v chg setting register 97 %
NCP1855 http://onsemi.com 6 table 4. electrical characteristics min & max limits apply for t a between ?40 c to +85 c and t j up to +125 c for v in between 3.9 v to 7 v (unless otherwise noted). typical values are referenced to t a = + 25 c and v in = 5 v (unless otherwise noted). symbol unit max typ min conditions parameter battery voltage threshold v buckov overvoltage threshold voltage v bat rising, relative to v chg setting register, measured on sensn or sensp, q bat close or no q bat 115 % q bat open. 5 v charge current regulation i chg charge current range programmable by i 2 c 450 2500 ma default value 950 1000 1050 ma charge current accuracy ?50 50 ma i 2 c programmable granularity 100 ma i pre pre?charge current v bat < v pre 400 450 500 ma i safe safe charge current v bat < v safe 30 40 50 ma i weak weak battery charge current batfet present , v safe < v bat < v fet iweak[1:0] = 01 80 100 120 ma iweak[1:0] = 10 180 200 220 iweak[1:0] = 11 270 300 330 charge termination i eoc charge current termination v bat v rechg current range 100 275 ma default value 150 accuracy, i eoc < 200 ma ?25 25 i 2 c programmable granularity 25 flag v fol flag output low voltage i flag = 10 ma 0.5 v i fleak off?state leakage v flag = 5 v 1  a t flgon interrupt request pulse duration single event 150 200 250  s digital input (v dg ) v ih high?level input voltage 1.2 v v il low?level input voltage 0.4 v r dg pull up resistor (frty pin) 250 k  pull down resistor (others pin) i dleak input current v dg = 0 v ?0.5 0.5  a i 2 c v sysuv cap pin supply voltage i 2 c registers available 2.5 v v i 2 cint high level at scl/sca line 1.7 5 v v i 2 cil scl, sda low input voltage 0.4 v v i 2 cih scl, sda high input voltage 0.8* v i 2 cint v v i 2 col scl, sda low output voltage i sink = 3 ma 0.3 v f scl i 2 c clock frequency 3.4 mhz
NCP1855 http://onsemi.com 7 table 4. electrical characteristics min & max limits apply for t a between ?40 c to +85 c and t j up to +125 c for v in between 3.9 v to 7 v (unless otherwise noted). typical values are referenced to t a = + 25 c and v in = 5 v (unless otherwise noted). symbol unit max typ min conditions parameter junction thermal management t sd thermal shutdown rising 125 140 150 c falling 115 c t h2 hot temp threshold 2 relative to t sd ?7 c t h1 hot temp threshold 1 relative to t sd ?11 c t warn thermal warning relative to t sd ?15 c buck converter f swchg switching frequency ? 1.5 ? mhz switching frequency accuracy ?10 +10 % t dtyc max duty cycle average 99.5 % i pkmax maximum peak inductor current 3 a r onls low side buck mosfet r dson (q3) measured between pgnd and sw, v in = 5 v ? 70 110 m  r onhs high side buck mosfet r dson (q2) measured between cap and sw, v in = 5 v ? 55 85 m  protected transceiver supply v trans voltage on trans pin v in 5 v 5 5.5 v i trmax trans current capability 50 ma i trocp short circuit protection 150 ma timing t wd watchdog timer 32 s t usb usb timer 2048 s t chg1 charge timer safe?charge or pre?charge or weak?safe or weak?charge state. 3 h t chg2 cc state 1 h cv state timer_sel = 0 (default) 2 h timer_sel = 1 1 h t wu wake?up timer 64 s t st charger state timer, minimum transition time from states to states from weak?charge to full?charge state 32 s from wait?state to safe?charge and from weak?wait to weak?safe 127 ms all others state 16 ms t vrchr deglitch time for end of charge voltage detection v bat rising 15 ms v bat falling 127 ms t indet deglitch time for input voltage detection v in rising 15 ms t dgs1 deglitch time for signal crossing i eoc , v pre , v safe , v chgdet thresholds rising and falling edge 15 ms t dgs2 deglitch time for signal crossing v fet , v busuv , v busov thresholds rising and falling edge 1 ms
NCP1855 http://onsemi.com 8 table 4. electrical characteristics min & max limits apply for t a between ?40 c to +85 c and t j up to +125 c for v in between 3.9 v to 7 v (unless otherwise noted). typical values are referenced to t a = + 25 c and v in = 5 v (unless otherwise noted). symbol unit max typ min conditions parameter boost converter and otg mode v ibstl boost minimum input operating range boost start?up 3.1 3.2 3.3 v boost running 2.9 3 3.1 v v ibsth boost maximum input operating range 4.4 4.5 4.6 v v obst boost output voltage dc value measured on cap pin, no load 5.00 5.1 5.15 v v obstac boost output voltage accuracy measured on cap pin including line and load regulation ?3 3 % i bstmx output current capability configured mode 1000 ma un?configured mode 150 ma f swbst switching frequency 1.35 1.5 1.65 mhz i bpkm maximum peak inductor current 2.5 a v obstol1 boost overload voltage on cap pin, falling 4.5 4.6 4.65 v v obstol2 un?configured mode, falling, voltage on in pin 4.3 4.4 4.5 t obstol boost start?up time from otg enable to vin > v obstol 32 ms i bstpre boost pre?charge current un?configured mode, measured on in pin rload = 29  , cload = 10  f 350 ma configured mode, measured on in pin rload = 5.1  , cload = 10  f 1.1 a t bstpre boost rise time configured mode , measured on vin, vin rising (see figure 3) rload = , cload = 1  f 0.3 4 ms rload = 5.1  , cload = 10  f v obstov overvoltage protection v in rising 5.55 5.65 5.75 v hysteresis 25 75 125 mv product parametric performance is indicated in the electrical characteristics for the listed test conditions, unless otherwise noted. product performance may not be indicated by the electrical characteristics if operated under different conditions. figure 3. boost test schematic 90% 10% cload rload vin v in t bstpre
NCP1855 http://onsemi.com 9 block diagram figure 4. block diagram cboot sw in cap charge pump pgnd 5v reference core v safe v pre v fet v rechg v batov current, voltage, and clock reference v reg v bat v in pwm generator bat fet weak sensn sensp + + + i2c & digital controler trans scl sda ilim1 otg spm v tj t sd t h2 t h1 t warn agnd flag i chg i inlim i inreg i buckreg v buckreg v core v tj + ? + ? + ? + ? + ? + ? + ? + ? + ? + ? q1 q2 q3 amp amp amp drv + ? drv i inreg amp + ? i buckreg v buckreg v chg ? + ? batfet detection & drive v inovlo + ? v cap + ? i bat i eoc i bat v core v core v core v cap ilim2 c boot 10nf c in c cap c core 4.7 f 2.2 f 1 f usb phy c trs 0.1 f + r sns l x 2.2 f 33m  vbus d+ d? gnd q bat (*) v busuv v busov v indet v inov v chgdet v bat + ? + ? + ? + ? + ? + ftry v core drv
NCP1855 http://onsemi.com 10 charging process timeout fault removed and chr_en = 1 ftry_mod charger active: weak charge mode charger active: full charge mode power?up and detection done charger not active mode reg_rst = 1 fault weak wait weak safe weak charge full charge pre charge safe charge off end of charge ? power?up ? ntc and batfet detection ? q1: on config wait any state ? buck: off ? iweak: off ? isafe: on ? flag: low ? qfet: on dpp ? buck: on ? iweak: off ? isafe: off ? flag: high ? qfet: on figure 5. detailed charging process (*) see power path management section ? buck: on (precharge) ? iweak: off ? isafe: off ? flag: low ? qfet: on ? buck: on ? iweak: off ? isafe: off ? flag: low ? qfet: on ? buck: on ? iweak: on ? isafe: off ? flag: low ? qfet: off ? buck: on ? iweak: off ? isafe: on ? flag: low ? qfet: off ? buck: on ? iweak: off ? isafe: off ? flag: low ? qfet: off v bat > v fet v bat > v pre v bat < v pre v bat > v safe v bat < v safe v bat > v safe and i inlim 500 ma v bat < v safe or ftry_mod v cap > v sysuv ? charger off iq < ioff ? i2c available ?v in < v indet or ?v in ? v bat < v chgdet ?v in > v indet and ?v in ? v bat > v chgdet batfet present and v bat < v fet and spm = 0 and chr_en = 1 (v bat > v fet or spm = 1 or no batfet) and chr_en = 1 ?v bat > v rechg and ?i bat < i eoc ?v sensn < v rechg and ?pwr_path = 1 ?v bat > v rechg and ?i bat < i eoc ? buck: off* ? iweak: off ? isafe: off ? flag: high ? qfet: on* ? buck: off ? iweak: off ? isafe: off ? flag: low ? qfet: on ? buck: off ? iweak: off ? isafe: off ? flag: high ? qfet: on ?t j > t sd or ?v in > v inov or ?chr_en = 0 ?timeout ?t j > t sd or ?v in > v inov or ?v bat > v batov or ?chr_en = 0 ?v in > v inov or ?v bat > v buckov or ?timeout or ?power fail or ?t j > t sd or ?chr_en = 0 ?timeout ?t j > t sd or ?v in > v inov or ?v bat > v buckov or ?chr_en = 0 ?v bat < v rechg ?v bat < v rechg ftry_mod not
NCP1855 http://onsemi.com 11 charge mode operation overview the NCP1855 is a fully programmable single cell lithium?ion switching battery charger optimized for charging from a usb compliant input supply. the device integrates a synchronous pwm controller; power mosfets, and monitoring the entire charge cycle including safety features under software supervision. an optional battery fet can be placed between the system and the battery in order to isolate and supply the system in case of weak battery. the NCP1855 junction temperature and battery temperature are monitored during charge cycle and current and voltage can be modified accordingly through i 2 c setting. the charger activity and status are reported through a dedicated pin to the system. the input pin is protected against overvoltages. the NCP1855 is fully programmable through i 2 c interface (see registers map section for more details). all registers can be programmed by the system controller at any time during the charge process. the charge current (i chg ), charge voltage (v chg ), and input current (i inlim ) are controlled by a dynamic voltage and current scaling for disturbance reduction. is typically 10  s for each step. NCP1855 also provides usb otg support by boosting the battery voltage as well as an over voltage protected power supply for usb transceiver. charge profile in case of application without q fet , the NCP1855 provides 4 main charging phases as described below. unexpected behaviour or limitations that can modify the charge sequence are described further (see char ging p rocess section). figure 6. typical charging profile of NCP1855 v safe v pre v rechg v chg v bat i bat i chg i pre i eoc i safe safe charge pre charge constant current constant voltage end of charge safe charge: with a disconnected battery or completely empty battery, the charge process is in safe charge state, the charge current is set to i safe in order to charge up the system?s capacitors or the battery. when the battery voltage reaches v safe threshold, the battery enters in pre?conditioning. pre conditioning (pr e?char ge): in preconditioning (pre charge state), the dc?dc convertor is enabled and an i pre current is delivered to the battery. this current is much lower than the full charge current. the battery stays in preconditioning until the v bat voltage is lower than v pre threshold. constant current (full charge): in the constant current phase ( full charge state), the dc?dc convertor is enabled and an i chg current is delivered to the load. as battery voltage could be suf ficient, the system may be awake and sink an amount of current. in this case the charger output load is composed of the battery and the system. thus i chg current delivered by the NCP1855 is shared between the battery and the system: i chg = i sys + i bat .
NCP1855 http://onsemi.com 12 system awake figure 7. typical charging profile of NCP1855 with system awake v safe v pre v rechg v bat v chg v bat i bat i sys i bat i safe i eoc i pre i chg safe charge pre charge constant current constant voltage end of charge i chg current is programmable using i2c interface (register ibat_set ? bits ichg[3:0] and ichg_high). constant voltage (full charge): the constant voltage phase is also a part of the full charge state. when the battery voltage is close to its maximum (v chg ), the charge circuit will transition from a constant current to a constant voltage mode where the char ge current will slowly decrease (taper off). the battery is now voltage controlled. v chg voltage is programmable using i2c interface (register vbat_set? bits ctrl_vbat[5:0]). end of charge: the charge is completed ( end of charge state) when the battery is above the v rechg threshold and the charge current below the i eoc level. the battery is considered fully charged and the battery charge is halted. charging is resumed in the constant current phase when the battery voltage drops below the v rechg threshold. i eoc current is programmable using i2c interface (register ibat_set? bits ieoc[2:0]). power stage control NCP1855 provides a fully?integrated 1.5 mhz step?down dc?dc converter for high efficiency. for an optimized charge control, 3 feedback signals control the pwm duty cycle. these 3 loops are: maximum input current (i inlim ), maximum charge current (i chg ) and, maximum charge voltage (v chg ). the switcher is regulated by the first loop that reaches its corresponding threshold . typically during char ge current phase (v pre < v bat < v rechg ), the measured input current and output voltage are below the programmed limit and asking for more power. but in the same time , the measured output current is at the programmed limit and thus regulates the dc?dc converter . in order to prevent battery discharge and overvoltage protection, q1 (reverse voltage protection) and q2 (high side n?mosfet of the dc?dc converter) are mounted in a back?to?back common drain structure while q3 is the low side n mosfet of the dc?dc converter. q2 gate driver circuitry required an external bootstrap capacitor connected between cboot pin and sw pin. an internal current sense monitors and limits the maximum allowable current in the inductor to i peak value. charger detection, start?up sequence and system off the start?up sequence begins upon an adaptor valid voltage plug in detection: v in > v indet and v in ? v bat > v chgdet ( off state). then, the internal circuitry is powered up and the presence of batfet is reported (register status ? bit batfet). when the power?up sequence is done, the charge cycle is automatically launched. at any time and any state, the user can hold the charge process and transit to fault state by setting chg_en to ?0? (register ctrl1) in the i 2 c register. the i2c registers are accessible without valid voltage on v in if v cap > v sysuv (i.e. if v bat is higher than v sysuv + voltage drop across q2 body diode) . at any time, the user can reset all register stacks (register ctrl1 ? bit reg_rst). weak battery support an optional battery fet (q bat ) can be placed between the application and the battery. in this way, the battery can be isolated from the application and so?called weak battery operation is supported.
NCP1855 http://onsemi.com 13 typically, when the battery is fully discharged, also referred to as weak battery, its voltage is not sufficient to supply the application. when applying a charger, the battery first has to be pre?char ged to a certain level before operation. during this time; the application is supplied by the dc?dc converter while integrated current sources will pre?charge the battery to the sufficient level before reconnecting. the pin fet can drive a pmos switch (q bat ) connected between bat and weak pin. it is controlled by the charger state machine ( charging process section). the basic behaviour of the fet pin is that it is always low. thus the pmos is conducting, except when the battery is too much discharged at the time a charger is inserted under the condition where the application is not powered on. the fet pin is always low for bat above the v fet threshold. some exceptions exist which are described in the char ging process and power path management section. the v fet threshold is programmable (register misc_set ? bit ctrl_vfet). batfet detection the presence of a pmos (q bat ) at the fet pin is verified by the charging process during its config state. to distinguish the two types of applications, in case of no battery fet the pin fet is to be tied to ground. in the config state an attempt will be made to raise the fet pin voltage slightly up to a detection threshold. if this is successful it is considered that a battery fet is present. the batfet detection is completed for the whole charge cycle and will be done again upon unplug condition (v bat < v indet or v in ? v bat < v chgdet ) or register reset (register ctrl1? bit reg_rst). weak wait weak wait state is entered from wait state (see charging process section) in case of ba tfet present, battery voltage lower than v fet and host system in shutdown mode (spm = 0). the dcdc converter from vin to sw is enabled and set to v chg while the battery fet q bat is opened. the system is now powered by the dc?dc. the internal current source to the battery is disabled. weak safe the voltage at v bat , is below the v safe threshold. in weak safe state, the battery is charged with a linear current source at a current of i safe . the dc?dc converter is enabled and set to v chg while the battery fet q bat is opened. in case the ilim pin is not made high or the input current limit defeated by i 2 c before timer expiration, the state is left for the safe charge state after a certain amount of time (see wake up timer section). otherwise, the state machine will transition to the weak charge state once the battery is above v safe . weak charge the voltage at v bat , is above the v safe threshold. the dc?dc converter is enabled and set to v chg . the battery is initially charged at a charge current of i weak supplied by a linear current source from weak pin (i.e. dc?dc converter) to bat pin. i weak value is programmable (register misc_set bits iweak). the weak charge timer (see wake up t imer section) is no longer running. when the battery is above the v fet threshold (programmable), the state machine transitions to the full charge state thus batfet q bat is closed. figure 8. weak charge profile v saf e v fet v chg i bat v bat v bat weak charge constant current constant voltage end of charge weak safe weak wait v rechg i sys v bat i bat v sys i out i chg i weak i safe i eoc
NCP1855 http://onsemi.com 14 weak charge exit in some application cases, the system may not be able to start in weak charge states due to current capability limitation or/and configuration of the system. if so, in order to avoid unexpected ?drop and retry? sequence of the buck output, the charge state machine allows only 3 system power?up sequences based on spm pin level: if spm pin level is toggled 3 times during weak charge states, the system goes directly to safe charge state and a full charge mode sequence is initiated (?power fail? condition in charging process section). power path management power path management can be supported when a battery fet (q bat ) is placed between the application and the battery. when the battery is fully charged (end of charge state), power path management disconnects the battery from the system by opening q bat , while the dc?dc remains active. this will keep the battery in a fully charged state with the system being supplied from the dc?dc. if a load transient appears exceeding the dc?dc output current and thus causing v sensen to fall below v rechg , the fet q bat is instantaneously closed to reconnect the battery in order to provide enough current to the application. the fet q bat remains closed until the end of charge state conditions are reached again. the power path management function is enabled through the i 2 c interface (register crtl2 bit pwr_path=1). safety timer description the safety timer ensures proper and safe operation during charge process. the set and reset condition of the different safety timer (watchdog timer, charge timer, wakeup timer and usb timer) are detailed below. when a timer expires (condition ?timeout? in charging process section), the charge process is halted. watchdog timer watchdog timer ensures software remains alive once it has programmed the ic. the watchdog timer is no longer running since i 2 c interface is not available. upon an i 2 c write, automatically a watchdog timer t wd is started. the watchdog timer is running during charger active states and fault state. another i 2 c write will reset the watchdog timer. when the watchdog times out, the state machine reverts to fault state and reported through i 2 c interface (register chint2? bit wdto). also used to time out the fault state. this timer can be disabled (register ctrl2 bit wdto_dis). charge timer a charge timer t chg is running that will make that the overall charge to the battery will not exceed a certain amount of energy. the charge timer is running during charger active states and halted during charger not active states (see charging process section). the timer can also be cleared any time through i 2 c (register ctrl1 ? bit tchg_rst). the state machine transitions to fault state when the timer expires. this timer can be disabled (register ctrl2 bit chgto_dis). usb timer a usb charge timer t usb is running in the charger active states while halted in the charger non active states. the timer keeps running as long as the lowest input current limit remains selected either by ilim pin or i 2 c (register i_set ? bit iinlim and iinlim_en and register iinlim_set bits iinlim_ta). this will avoid exceeding the maximum allowed usb charge time for un?configured connections. when expiring, the state machine will transition to fault state. the timer is cleared in the off state or by i 2 c command (register ctrl1 ? bit tchg_rst). wake up timer before entering weak charge state, NCP1855 verifies if the input current available is enough to supply both the application and the charge of the battery. a wake?up timer t wu verifies if ilim pin is raised fast enough or application powered up (by monitoring register i_set ? bit iinlim and iinlim_en and register iinlim_set bits iinlim_ta) after a usb attachment. the wake up timer is running in weak wait state and weak safe state and clears when the input current limit is higher than 100 ma. input current limitation in order to be usb specification compliant, the input current at v in is monitored and could be limited to the i inlim threshold. the input current limit threshold is selectable through the ilimx pin. when low, the one unit usb current is selected (i in 100 ma), where when made high 5 units are selected (i in 500 ma). in addition, this current limit can be programmed through i 2 c (register misc_set bits iinlim and register iinlim_set bits iinlim_ta) therefore defeating the state of the ilimx pin. in case of non?limited input source, current limit can be disabled (register ctrl2 bit iinlim_en). the current limit is valid within operating input voltage range (v indet < v in < v inov ).
NCP1855 http://onsemi.com 15 figure 9. typical charging profile of NCP1855 with input current limit end of charge constant voltage v safe v pre v rechg v chg v bat constant current safe charge pre charge i bat i safe i eoc i pre i chg input voltage based automatic charge current if the input power source capability is unknown, automatic charge current will automatically increase the charge current step by step until the v in drops to v busuv . upon v busuv being triggered, the charge current i chg is immediately reduced by 1 step and stays constant until v in drops again to v busuv . the ichg current is clamped to the i 2 c register value (register ibat_set, bits ichg). this unique feature is enabled when the pins ilim1 = 0 and ilim2 = 1 or through i 2 c register (register crtl2 bit aicl_en). ilim1 ilim2 input current limit 0 0 100 ma 0 1 automatic charge current 1 0 500 ma 1 1 900 ma junction temperature management during the charge process, NCP1855 monitors the temperature of the chip. if this temperature increases to t wa r n , an interrupt request (described in section charge status reporting) is generated and bit twarn_sns is set to ?1? (register temp_sense). knowing this, the user is free to halt the charge (register ctrl ? bit chg_en) or reduce the charge current (register i_set ? bits ichg). when chip temperature reaches t sd value, the charge process is automatically halted. between t wa r n and t sd threshold, a junction temperature management option is available by setting 1 to tj_warn_opt bit (register control). in this case, if the die temperature hits t m1 threshold, an interrupt is generated again but NCP1855 will also reduce the charge current i chg by two steps or 200 ma. this should in most cases stabilize the die temperature because the power dissipation will be reduced by approximately 50 mw. if the die temperature increases further to hit t m2 , an interrupt is generated and the charge current is reduced to its lowest level or 400 ma. the initial charge current will be re?established when the die temperature falls below the t wa r n again. if bit tj_warn_opt = 0 (register ctrl1), the charge current is not automatically reduced, no current changes actions are taken by the chip until t sd . regulated power supply (trans pin) NCP1855 has embedded a linear voltage regulator (v trans ) able to supply up to i trmax to external loads. this output can be used to power usb transceiver. trans pin is enabled if v in > v busuv and can be disabled through i 2 c (bit trans_en_reg register ctrl2).
NCP1855 http://onsemi.com 16 charge status reporting flag pin flag pin is used to report charge status to the system processor and for interruption request. during charger active states and wait state, the pin flag is low in order to indicate that the charge of the battery is in progress. when charge is completed or disabled or a fault occurs, the flag pin is high as the charge is halted. status and control registers the status register contains the current charge state, batfet connection as well as fault and status interrupt (bits faultint and statint in register status). the charge state (bits state in register status) is updated on the fly and corresponds to the charging state described in charging process section. an interruption (see description below) is generated upon a state change. in the config state, hardware detection is performed on baftet pins . from wait state, their statuses are available (bit batfet in register sta tus). sta tint bit is set to 1 if an interruption appears on stat_int register (see description below) . faultint bit is set to 1 if an interruption appears on registers ch1_int, ch1_int or bst_int. thanks to this register, the system controller knows the chip status with only one i 2 c read operation. if a fault appears or a status change (statint bits and faultint), the controller can read corresponding registers for more details . interruption upon a state or status change, the system controller is informed by sensing flag pin. a t flagon pulse is generated on this pin in order to signalize an event. the level of this pulse depends on the state of the charger (see charging process section): ? when charger is in charger active states and wait state the flag is low and consequently the pulse level on flag pin is high. ? in the other states, the pulse level is low as the flag stable level is high. charge state transition even and all bits of register stat_int, ch1_int, ch2_int, bst_int generate an interrupt request on flag pin and can be masked with the corresponding mask bits in registers stat_msk, ch1_msk, ch2_msk and bst_msk. all interrupt signals can be masked with the global interrupt mask bit (bit int_mask register ctrl1). all these bits are read to clear. the register map (see registers map section) indicated the active transition of each bits (column ?type? in registers map section). if more than 1 interrupt appears, only 1 pulse is generated while interrupt registers (st at_int, ch1_int, ch2_int, bst_int) will not fully clear. sense and status registers at any time the system processor can know the status of all the comparators inside the chip by reading vin_sns, vbat_sns, and temp_sns registers (read only). these bits give to the system controller the real time values of all the corresponding comparators outputs (see block diagram). battery removal during normal charge operation the battery may bounce or be removed. the state transition of the state machine only occurs upon deglitched signals which allow bridging any battery bounce. true battery removal will last longer than the debounce times. the NCP1855 handles battery removal if a batfet is present and power path option is enable (register crtl2 bit pwr_path=1) if the battery removal appears during the charge cycle, the NCP1855 will behave normally and charge up very quickly the equivalent capacitor seen on vsensn and/or vbat (from tens to hundreds of milliseconds). the state machine will automatically end up in end of charge / dpp state while the dcdc is still enabled and the system still supplied. factory mode and no battery operation during factory testing no battery is present in the application and a supply could be applied through the bottom connector to power the application. the state machine will support this mode of operation if a batfet is present and if the application processor can configure NCP1855 within 32 seconds. in factory mode condition, the NCP1855 is locked in weak wait state (dcdc enable and no weak charge). the factory mode is enabled through the ftry pin or through i 2 c (register ctrl1 bit fctry_mod_reg) according to the following logic table. ftry pin fctry_mod_reg ftry_mode (factory mode) 0 0 enable 0 1 disable 1 0 disable 1 1 enable remark: the charge current loop (ichg) and input current loop are disabled in factory mode so full power is available for the system. through i 2 c the device is entirely programmable so the controller can configure appropriate current and voltage threshold to handle factory testing.
NCP1855 http://onsemi.com 17 boost mode operation the dc?dc converter can also be operated in a boost mode where the application voltage is stepped up to the input v in for usb otg supply. the converter operates in a 1.5 mhz fixed frequency pwm mode or in pulse skipping mode under low load condition. in this mode, where cap is the regulated output voltage, q3 is the main switch and q2 is the synchronous rectifier switch. while the boost converter is running, the q1 mosfet is conducting. boost start?up sequence the boost mode is enabled through the otg pin or i 2 c (register ctrl1 ? bit otg_en). upon a turn on request, the converter regulates cap pin to v obst by smoothly boost up (dvs) the battery voltage while q1 mosfet is maintained open. the rest of the startup sequence depends on the accessory configuration: ? un?configured usb port (usb_cfg = 0) according to usb spec, the maximum load that can be placed at the downstream end of a cable is 10  f in parallel with 29  . in that case , the i bstpre current source will precharge the in pin to the operating voltage. ? configured usb port (usb_cfg = 1) a configured usb otg port should be able to provide 5 units (650 ma dc). end user can program the NCP1855 to provide the maximum current during start up in case of specific usb dual role application (register ctrl1 ? bit usb_cfg). a soft start circuitry of q1 mosfet will control the inrush current boost running when running, user can change from un?configured to configured mode on the fly and vise versa thanks to usb_cfg bit. boost over?voltage protection the NCP1855 contains integrated over?voltage protection on the v in line. during boost operation (v in supplied), if an over?voltage condition is detected (v in > v obstov ), the controller turns off the pwm converter and a fault is indicated to the system controller (bit vbusov register bst_int). boost over?current protection the NCP1855 contains over current protection to prevent the device and battery damage when v in is overloaded. when the cap voltage drops down to v obstol1 , NCP1855 determine an over?current condition is met, so q1 mosfet and pwm converter are turned off. a fault is indicated to the system controller (bit v obstol1 register bst_int). boost over?load indication (un?configured mode) in un?configured mode, the load on in can exceed i bstpre . in that case, the system indicated to the user (bit v obstol2 register bst_int) that a more than 1 unit load is connected to the NCP1855. this indicator can also be used to detect a device attached upon a hot plug on vin. battery out of range protection during boost mode, when the battery voltage is lower than the battery under voltage threshold (v bat < v ibstl ), or higher than the overvoltage threshold (v bat > v ibsth ), the ic turns off the pwm converter. a fault is indicated to the system controller (bit vbat_nok register bst_int) a toggle on otg pin or otg_en bit (register ctrl1) is needed to start again a boost operation. boost status reporting status and ctrl registers the status register contains the boost status. bits state in register status gives the boost state to the system controller. bits faultint and statint in register status are also available in boost mode. if a fault appears or a status changes (statint bits and faultint) the processor can read corresponding registers for more details . interruption in boost mode , valid interrupt registers are sta t_int and bst_int while ch1_int and ch2_int are tied to their reset value. upon a state or status changes, the system controller is informed by sensing flag pin. like in charge mode, t flagon pulse is generated on this pin in order to signalize the event. the pulse level is low as the flag level is high in boost mode. charge state transition even and all signals of register bst_int can generate an interrupt request on flag pin and can be masked with the corresponding mask bits in register bst_msk. all these bits are read to clear. the register map (see registers map section) indicates the active transition of each bits (column ?type? in see registers map section). if more than 1 interrupt appears, only 1 pulse is generated while interrupt registers (listed just above) will not fully clear. sense and status registers at any time the system controller can know the status of all the comparator inside the chip by reading vin_sns and temp_sns registers (read only). these bits give to the controller the real time values of all the corresponding comparators outputs (see block diagram).
NCP1855 http://onsemi.com 18 table 5. registers map bit type reset name rst value function status register ? memory location : 00 7?4 r no_reset state[3:0] 0000 charge mode: ?0000 : off ?0001 : wait + stby ?0010 : safe charge ?0011 : pre charge ?0100 : full charge ?0101 : voltage charge ?0110 : charge done ?0111 : dpp ?1000 : weak wait ?1001 : weak safe ?1010 : weak charge ?1011 : fault boost mode: ?1100 : otg set up ?1101 : otg unconfigured ?1110 : otg configured ?1111 : otg fault 3 r no_reset batfet 0 indicate if a batfet is connected: 0 : no batfet is connected 1 : batfet is connected. 2 r no_reset reserved 0 1 r no_reset statint 0 status interrupt: 0 : no status interrupt 1 : interruption flagged on stat_int register 0 r no_reset faultint 0 fault interrupt: 0 : no status interrupt 1 : interruption flagged on chrin1, chrin2 or bst_int register ctrl1 register ? memory location : 01 7 rw off state, por, reg_rst reg_rst 0 reset: 0 : no reset 1 : reset all registers 6 rw off state, por, reg_rst chg_en 1 charge control: 0 : halt charging (go to fault state) or otg operation 1 : charge enabled / charge resume 5 rw off state, por, reg_rst, chgmode otg_en 0 on the go enable: 0 : no otg operation 1 : otg operation (set by i2c or otg pin) 4 rw off state, por, reg_rst, otgmode fctry_mod_reg 1 factory mode (see section factory mode and no battery operation) 3 rw off state, por, reg_rst tj_warn_opt 0 enable charge current vs junction temperature 0: no current change versus junction temperature 1: charge current is reduced when tj is too high. 2 r off state, por, reg_rst usb_cfg 1 0 : ocp between cap and in after boost start up done 1 : r rbfet between cap and in after boost start up done 1 rw off state, por, reg_rst, trm_rst tchg_rst 0 charge timer reset: 0 : no reset 1 : reset and resume charge timer(tchg timer) (self clearing) 0 rw off state, por, reg_rst int_mask 1 global interrupt mask 0 : all interrupts can be active. 1 : all interrupts are not active
NCP1855 http://onsemi.com 19 table 5. registers map bit function rst value name reset type ctrl2 register ? memory location : 02 7 rw off state, por, reg_rst, otgmode wdto_dis 0 disable watchdog timer 0: watchdog timer enable 1: watchdog timer disable 6 rw off state, por, reg_rst, otgmode chgto_dis 0 disable charge timer 0: charge timer enable 1: charge timer disable 5 rw off state, por, reg_rst, otgmode pwr_path 0 power path management: 0: power path disable 1: power path enable 4 rw off state, por, reg_rst trans_en_reg 1 trans pin operation enable: 0 : trans pin is still off 1 : trans pin is supply 3 r reserved 2 rw off state, por, reg_rst, otgmode iinset_pin_en 1 enable input current set pin: 0: input current limit and aicl control by i 2 c 1: input current limit and aicl control by pins ilimx 1 rw off state, por, reg_rst, otgmode iinlim_en 1 enable input current limit: 0: no input current limit 1: input current limit is iinlim[3:0] 0 rw off state, por, reg_rst, otgmode aicl_en 0 enable automatic charge current: 0: no aicl 1: aicl stat_int register ? memory location : 03 7?6 r no_reset reserved 5 rcdual off state, por, reg_rst twarn 0 0 : silicon temperature is below twarn threshold 1 : silicon temperature is above twarn threshold 4 rcdual off state, por, reg_rst tm1 0 0 : silicon temperature is below t1 threshold 1 : silicon temperature is above t1 threshold 3 rcdual off state, por, reg_rst tm2 0 0 : silicon temperature is below t2 threshold 1 : silicon temperature is above t2 threshold 2 rcdual off state, por, reg_rst tsd 0 0 : silicon temperature is below tsd threshold 1 : silicon temperature is above tsd threshold 1 r no_reset reserved 0 0 rcdual off state, reg_rst, por, otgmode vbusok 0 0: charger not in usb range 1: charger in usb charging range vbusuv < vin < vbusov ch1_int register ? memory location : 04 7?5 r no_reset reserved 0 4 rcdual off state, reg_rst, por, otgmode vinlo 0 vin changer detection interrupt: 1: vin ? vbat > vchgdet and vin < vindet 3 rcdual off state, reg_rst, por, otgmode vinhi 0 vin over voltage lock out interrupt: 1: vin > vinov 2 r no_reset reserved 0 1 rcdual off state, reg_rst, por, otgmode buckovp 0 vbat over voltage interrupt: 1: vbat > vovp 0 r no_reset chint2 0 charger related interrupt (ch2_int register)
NCP1855 http://onsemi.com 20 table 5. registers map bit function rst value name reset type ch2_int register ? memory location : 05 7 r no_reset reserved 0 6 r no_reset reserved 0 5 r no_reset reserved 0 4 r no_reset reserved 0 3 rcsingle off state, por, reg_rst, trm_rst, otgmode wdto 0 watchdog timeout expires interrupt: 1: 32s timer expired. 2 rcsingle off state, por, reg_rst, trm_rst, otgmode usbto 0 usb timeout expires interrupt: 1: 2048s timer expired 1 rcsingle off state, por, reg_rst, trm_rst, otgmode chgto 0 charge timeout expires interrupt: 1: 3600s timer expired 0 r no_reset chint1 0 charger related interrupt (ch1_int register) bst_int register ? memory location : 06 7?4 r no_reset reserved 0000 3 rcdual off state, boost start up state, por, reg_rst, chgmode vobstol2 0 vbus overload interrupt: 1: vbus voltage < v obstol2 2 rcsingle off state, por, reg_rst, chgmode vobstol1 0 vbus overload interrupt: 1: vcap voltage < v obstol1 1 rcdual off state, por, reg_rst, chgmode vbusov 0 vbus overvoltage interrupt: 1: vbus voltage < vbusov 0 rcdual off state, por, reg_rst, chgmode vbat_nok 0 vbat out of range interrupt: 1: v ibsth < vbat voltage < vibstl vin_sns register ? memory location : 07 7 r no_reset vinovlo_sns 0 vin over voltage lock out comparator 1: vin > vinov 6 r no_reset reserved 0 5 r no_reset vbusov_sns 0 vin not is usb range comparator 1: vin > vbusov 4 r no_reset vbusuv_sns 0 vin not is usb range comparator 1: vin < vbusuv 3 r no_reset vindet_sns 0 vin voltage detection comparator 1: vin > vindet 2 r no_reset vchgdet_sns 0 vin changer detection comparator 1: vin ? vbat > vchgdet 1 r no_reset vobstol2_sns 0 vin otg under voltage comparator 1: vbus voltage < v obstol2 0 r no_reset reserved 0
NCP1855 http://onsemi.com 21 table 5. registers map bit function rst value name reset type vbat_sns register ? memory location : 08 7 r no_reset reserved 0 6 r no_reset vbat_ov_sns 0 vbat over voltage comparator 1: vbat > vovp 5 r no_reset vrechg_ok_sns 0 vbat recharge comparator 1: vbat > vrechg 4 r no_reset vfet_ok_sns 0 vbat weak charge comparator 1: vbat > vfet 3 r no_reset vpre_ok_sns 0 vbat precharge comparator 1: vbat > vpre 2 r no_reset vsafe_ok_sns 0 vbat safe comparator 1: vbat > vsafe 1 r no_reset ieoc_ok_sns 0 end of charge current comparator 1: icharge > ieoc 0 r no_reset reserved 0 temp_sns register ? memory location : 09 7 r no_reset reserved 0 6 r no_reset reserved 0 5 r no_reset reserved 0 4 r no_reset reserved 0 3 r no_reset tsd_sns 0 chip thermal shut down comparator 1: chip temp > tsd 2 r no_reset tm2_sns 0 chip thermal shut down comparator 1: chip temp > tm2 1 r no_reset tm1_sns 0 chip thermal shut down comparator 1: chip temp > tm1 0 r no_reset twarn 0 chip thermal shut down comparator 1: chip temp > twarn stat_msk register ? memory location : 0a 7 r no_reset reserved 0 6 r no_reset reserved 0 5 rw off state, por, reg_rst twarn_mask 0 twarn interruption mask bit. 4 rw off state, por, reg_rst tm1_mask 0 tm1 interruption mask bit. 3 rw off state, por, reg_rst tm2_mask 0 tm2 interruption mask bit. 2 rw off state, por, reg_rst tsd_mask 0 tsd interruption mask bit. 1 r no_reset reserved 0 0 rw off state, por, reg_rst, otgmode vbusok_mask 0 vbusok interruption mask bit.
NCP1855 http://onsemi.com 22 table 5. registers map bit function rst value name reset type ch1_msk register ? memory location : 0b 7?5 r no_reset reserved 0 4 rw off state, por, reg_rst, otgmode vinlo_mask 0 vinlo interruption mask bit. 3 rw off state, por, reg_rst, otgmode vinhi_mask 0 vinhi interruption mask bit. 2 r no_reset reserved 0 1 rw off state, por, reg_rst, otgmode buckovp_mask 0 buckovp interruption mask bit. 0 rw off state, por, reg_rst, otgmode statechg_mask 0 state transition interruption mask bit. ch2_msk register ? memory location : 0c 7?4 r no_reset reserved 0000 3 rw off state, por, reg_rst, otgmode wdto_mask 1 wdto interruption mask bit. 2 rw off state, por, reg_rst, otgmode usbto_mask 1 usbto interruption mask bit. 1 rw off state, por, reg_rst, otgmode chgto_mask 1 chgto interruption mask bit. 0 r no_reset reserved 0 bst_msk register ? memory location : 0d 7?5 r no_reset reserved 0 4 rw off state, por, reg_rst, otgmode vobstol2_mask 1 3 rw off state, por, reg_rst, otgmode vobstol1_mask 1 2 rw off state, por, reg_rst, otgmode vbusov_mask 1 1 rw off state, por, reg_rst, otgmode vbat_nok_mask 1 0 rw off state, por, reg_rst, otgmode stateotg_mask 1 stateotg interruption mask bit. vbat_set register ? memory location : 0e 7?6 r no_reset reserved 00 5?0 rw off state, por, reg_rst, otgmode ctrl_vbat [5:0] 001100 000000: 3.3 v 001100: 3.6 v 110000: 4.5 v step: 0.025 v ibat_set register ? memory location : 0f 7 rw off state, por, reg_rst, otgmode ichg_high 0 output current msb: 0, ichg[] = ichg 1, ichg[] = 1.6a + ichg 6?4 rw off state, por, reg_rst, otgmode ieoc[2:0] 010 000: 100 ma 010: 150 ma 111: 275 ma step: 25 ma 3?0 rw off state, por, reg_rst, otgmode ichg[3:0] 0110 output range current programmable range: 0000: 450 ma 1111: 1.9 a step: 100 ma
NCP1855 http://onsemi.com 23 table 5. registers map bit function rst value name reset type misc_set register ? memory location : 10 7 r reserved 6?5 rw off state, por, reg_rst, otgmode iweak[1:0] 01 charge current during weak battery states: 00: disable 01: 100 ma 10: 200 ma 11: 300 ma 4?2 rw off state, por, reg_rst, otgmode ctrl_vfet[2:0] 011 battery to system re?connection threshold: 000: 3.1 v 001: 3.2 v 010: 3.3 v 011: 3.4 v 100: 3.5 v 101: 3.6 v 1?0 rw off state, por, reg_rst, otgmode iinlim[2:0] 00 input current limit range: 00: 100 ma 01: 500 ma 10: 900 ma 11: 1500 ma iinlim_set register ? memory location : 11 7?4 rw off state, por, reg_rst, otgmode iinlim_ta[3:0] 0000 input current limit range: 0000: iinlim 0001: 600 ma 1111: 2000 ma step: 100 ma
NCP1855 http://onsemi.com 24 application information bill of material in flag scl sda spm trans cap bat fet weak sensn sensp cboot sw usb phy ilim1 agnd pgnd otg + NCP1855 core system vbus d+ d? id gnd c in c cap c core c trs c boot c out r sns l x 4.7 f 2.2 f 1 f 0.1 f 10 nf 2.2 h 33m  22 f q bat (*) ilim2 ftry figure 10. typical application example item part description ref value pcb footprint manufacturer manufacturer reference 1 ceramic capacitor 25 v x5r c in 1  f 0603 murata grm188r61e105k 2 ceramic capacitor 25 v x5r c cap 4.7  f 0805 murata grm21br61e475ka12l 3 ceramic capacitor 6.3 v x5r c core 2.2  f 0402 murata grm155r60j225m 4 ceramic capacitor 6.3 v x5r c trs 0.1  f 0402 murata grm155r60j104k 5 ceramic capacitor 10 v x5r c boot 10 nf 0402 murata grm155r60j103k 6 ceramic capacitor 6.3 v x5r c out 22  f 0603 murata grm31cr60j226k 7 smd inductor l x 2.2  h 3012 tdk spm3012t-2r2m 8 smd resistor 0.25 w, 1% r sns 33 m  0805 yageo rl0805fr-7w0r033l 9 power channel p-mosfet q bat 18 m  udfn 2*2mm onsemi ntlus3a18pz pcb layout consideration particular attention must be paid with c core capacitor as it?s decoupling the supply of internal circuitry including gate driver. this capacitor must be placed between core pin and pgnd pin with a minimum track length. the high speed operation of the NCP1855 demands careful attention to board layout and component placement. to prevent electromagnetic interference (emi) problems, attention should be paid specially with components l x , c cap , and c out as they constitute a high frequency current loop area. the power input capacitor c cap , connected from cap to pgnd, should be placed as close as possible to the ncp1851. the output inductor l x and the output capacitor c out connected between r sns and pgnd should be placed close to the ic. c in capacitor should also be place as close as possible to in and pgnd pin as well. the high current charge path through in, cap, sw, inductor l1, resistor r1, optional baftet, and battery pack must be sized appropriately for the maximum charge current in order to avoid voltage drops in these traces. an iweak current can flow through weak and bat traces witch defines the appropriate track width. it?s suggested to keep as complete ground plane under ncp1854 as possible. pgnd and agnd pin connection must be connected to the ground plane. care should be taken to avoid noise interference between pgnd and agnd. finally it is always good practice to keep the sensitive tracks such as feedbacks connections (sensp, sensn, bat) away from switching signal connections by laying the tracks on the other side or inner layer of pcb.
NCP1855 http://onsemi.com 25 sw in cap pgnd q1 q2 q3 core + dc power path NCP1855 swithing power path ground plane pgnd ground plane figure 11. power path c in 1  f 2.2  f c core 4.7  f c cap l x c sys 10  f 2.2  h r sns 68 m  it?s suggested to use multiple layers (usually 2) under the power balls of the ic to reduce thermal heating to due to contact resistance between csp and pcb. figure 12. layout example ordering information device order number i 2 c address marking shipping ? NCP1855fcct1g 6c 1855 3000 / tape & reel ?for information on tape and reel specifications, including part orientation and tape sizes, please refer to our tape and reel packaging specifications brochure, brd8011/d.
NCP1855 http://onsemi.com 26 package dimensions 25 pin flip?chip, 2.55x2.20 case 499bn issue a seating plane 0.10 c notes: 1. dimensioning and tolerancing per asme y14.5m, 1994. 2. controlling dimension: millimeters. 3. coplanarity applies to spherical crowns of solder balls. 2x dim a min max ??? millimeters a1 d 2.55 bsc e b 0.24 0.29 e 0.40 bsc 0.60 d e a b pin a1 reference e a 0.05 b c 0.03 c 0.05 c 25x b 45 c b a 0.10 c a a1 a2 c 0.17 0.23 2.20 bsc 0.25 25x dimensions: millimeters *for additional information on our pb?free strategy and soldering details, please download the on semiconductor soldering and mounting techniques reference manual, solderrm/d. soldering footprint* 0.40 0.40 0.10 c 2x top view side view bottom view note 3 e a3 0.04 ref recommended package outline 123 pitch d e pitch a1 detail a a3 detail a a2 a2 0.36 ref on semiconductor and are registered trademarks of semiconductor co mponents industries, llc (scillc). scillc owns the rights to a numb er of patents, trademarks, copyrights, trade secrets, and other inte llectual property. a listing of scillc?s pr oduct/patent coverage may be accessed at ww w.onsemi.com/site/pdf/patent?marking.pdf. scillc reserves the right to make changes without further notice to any products herein. scillc makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does scillc assume any liability arising out of the application or use of any product or circuit, and s pecifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ?typical? parameters which may be provided in scillc data sheets and/ or specifications can and do vary in different applications and actual performance may vary over time. all operating parameters, including ?typical s? must be validated for each customer application by customer?s technical experts. scillc does not convey any license under its patent rights nor the right s of others. scillc products are not designed, intended, or a uthorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in whic h the failure of the scillc product could create a situation where personal injury or death may occur. should buyer purchase or us e scillc products for any such unintended or unauthorized appli cation, buyer shall indemnify and hold scillc and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unin tended or unauthorized use, even if such claim alleges that scil lc was negligent regarding the design or manufacture of the part. scillc is an equal opportunity/affirmative action employer. this literature is subject to all applicable copyrig ht laws and is not for resale in any manner. p ublication ordering information n. american technical support : 800?282?9855 toll free usa/canada europe, middle east and africa technical support: phone: 421 33 790 2910 japan customer focus center phone: 81?3?5817?1050 NCP1855/d literature fulfillment : literature distribution center for on semiconductor p.o. box 5163, denver, colorado 80217 usa phone : 303?675?2175 or 800?344?3860 toll free usa/canada fax : 303?675?2176 or 800?344?3867 toll free usa/canada email : orderlit@onsemi.com on semiconductor website : www.onsemi.com order literature : http://www.onsemi.com/orderlit for additional information, please contact your loc al sales representative


▲Up To Search▲   

 
Price & Availability of NCP1855

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X